

# North South University

# Department of Electrical & Computer Engineering

### **Lab Report**

**Experiment No:** 7

**Experiment Title:** Building a Single Cycle Data path

Course Code: CSE332L

Course Name: Computer Organization & Architecture Lab

**Name & ID:** Md. Rifat Ahmed ~ 1931725042

**Date of Experiment:** 14/12/2021

**Date of Submission:** 14/12/2021

## D Objectives!

\*Our objective in this experiment is to construct the datapath box I-type instructions.

DEquipment List:

\* Logisim Tool

Block Diagram:



#### Tables:

Our Register file is of 16-bit ISA with the following fields where the formats of the I-type instruction are:

| OP (4-bit)  | Rs (4-bit)    | Rt/Rd (4-bit) | Immediate (4-bit)   |
|-------------|---------------|---------------|---------------------|
| 0. ( . 5.0) | 1 (0 ( 1 0.1) | 110110        | miniodiato ( i bit) |

### Register Table:

| Register Serial | Register No.<br>(In Binary) | Register Name |
|-----------------|-----------------------------|---------------|
| \$0             | 0000                        | \$zero        |
| \$1             | 0001                        | \$at          |
| \$2             | 0010                        | \$v0          |
| \$3             | 0011                        | \$a0          |
| \$4             | 0100                        | \$a1          |
| \$5             | 0101                        | \$t0          |
| \$6             | 0110                        | \$t1          |
| \$7             | 0111                        | \$t2          |
| \$8             | 1000                        | \$t3          |
| \$9             | 1001                        | \$s0          |
| \$10            | 1010                        | \$s1          |
| \$11            | 1011                        | \$s2          |
| \$12            | 1100                        | \$s3          |
| \$13            | 1101                        | \$k0          |
| \$14            | 1110                        | \$gp          |
| \$15            | 1111                        | \$ra          |

#### **OP Code Table:**

| S1 | S0 | Cin | Microopertion                                    |
|----|----|-----|--------------------------------------------------|
| 0  | 0  | 0   | Add                                              |
| 0  | 0  | 1   | Add with Carry                                   |
| 0  | 1  | 0   | Subtract with Borrow                             |
| 0  | 1  | 1   | Subtract                                         |
| 1  | 0  | 0   | <b>Transfer A</b> A1 A0 + 0 0 + 0 = Transfer A   |
| 1  | 0  | 1   | Increment A A1 A0 + 0 0 + 1 = Increment A        |
| 1  | 1  | 0   | <b>Decrement A</b> A1 A0 + 1 1 + 0 = Decrement A |
| 1  | 1  | 1   | Transfer A  A1 A0 + 1 1 + 1 = Transfer A         |

#### **Circuit Diagrams:**



Figure - 2: I-format Instruction - For lw \$t0, 1(\$zero)

0000 0000 0101 0001 HEX - 0051



Figure - 3: I-format Instruction - For sw \$t0, 0(\$zero)

In this experiment we constructed the Satapath for I-tormal instruction like load and store. Like R-format we built the IF Unit then from there we got RS, RT/RD, Immediate value and OP code. Now lon load instruction we need the 4-7 LSB in RD pin of the Register title and for stone we need those some bits going into the RT pin of the Register bile. Now the immediate value is of 4-bits so we needed to use a bit extendes to extend it to 16-bit bon the ALU. Then we took the Data Memory and connected the result of the ALU to its Aldrew input pin this it is box the effective address that we'll get. And in the ALV we all the oblight with the pregisters value to got this effective address. Then in the data menory there are 2 input pins to select when to write and when to Read called Membrite and MemRead. Then we added the clock to PC along with the Data memory also the Clear pin and there our I-towned datapath for both load and store instructions is ready.